Part Number Hot Search : 
C3192 MC75451 ZQB50L MAX27 C3303 TC4093BF MSK4362U BUK9Y
Product Description
Full Text Search
 

To Download ACT-5270PC-200F24Q Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  features eroflex circuit technology C risc turboengines for the future ? scd5270 rev 1 12/22/98 block diagram n full militarized qed rm5270 microprocessor n dual issue superscalar microprocessor - can issue one integer and one floating-point instruction per cycle l 133, 150, 200 mhz operating frequencies C consult factory for latest speeds l 260 dhrystone2.1 mips l specint95 5.0, specfp95 5.3 n high performance system interface compatible with rm5260, r4600, r4700 and r5000 l 64-bit multiplexed system address/data bus for optimum price/ performance with up to 100 mhz operating frequency l high performance write protocols maximize uncached write bandwidth l supports clock divisors (2, 3, 4, 5, 6, 7, 8) l 5v compatible i/os l ieee 1149.1 jtag boundary scan n integrated on-chip caches l 16kb instruction - 2 way set associative l 16kb data - 2 way set associative l virtually indexed, physically tagged l write-back and write-through on per page basis l pipeline restart on first double for data cache misses n integrated memory management unit l fully associative joint tlb (shared by i and d translations) l 48 dual entries map 96 pages l variable page size (4kb to 16mb in 4x increments) n integrated secondary cache controller (r5000 compatible) l supports 512k or 2mbyte block write-through secondary n high-performance floating point unit l single cycle repeat rate for common single precision operations and some double precision operations l two cycle repeat rate for double precision multiply and double precision combined multiply-add operations l single cycle repeat rate for single precision combined multiply- add operation n mips iv instruction set l floating point multiply-add instruction increases performance in signal processing and graphics applications l conditional moves to reduce branch frequency l index address modes (register + register) n embedded application enhancements l specialized dsp integer multiply-accumulate instruction and 3 operand multiply instruction l i and d cache locking by set l optional dedicated exception vector for interrupts n fully static cmos design with power down logic l standby reduced power mode with wait instruction l 6 watts typical at 3.3v 200 mhz n 208-lead cqfp, cavity-up package (f17) n 208-lead cqfp, inverted footprint (f24), intended to duplicate the commercial qed footprint n 179-pin pga package ( future product ) (p10) preliminary 64-bit superscaler microprocessor act5270
aeroflex circuit technology scd5270 rev 1 12/22/98 plainview ny (516) 694-6700 2 description the act5270 is a highly integrated superscalar microprocessor that implements a superset of the mips iv instruction set architecture(isa). it has a high performance 64-bit integer unit, a high throughput, fully pipelined 64-bit floating point unit, an operating system friendly memory management unit with a 48-entry fully associative tlb, a 16 kbyte 2-way set associative instruction cache, a 16 kbyte 2-way set associative data cache, and a high-performance 64-bit system interface with support for an optional external secondary cache. the act5270 can issue both an integer and a floating point instruction in the same cycle. the act5270 is ideally suited for high-end emb edded control applications such as internetworking, high performance image manipulation, high speed printing, and 3-d visualization.the act5270 is also applicable to the low end workstation market where its balanced integer and floating-point performance and direct support for a large secondary cache (up to 2mb) provide outstanding price/performance hardware overview the act5270 offers a high-level of integration targeted at high-performance embedded applications. the key elements of the act5270 are briefly described below. superscalar dispatch the act5270 has an efficient asymmetric superscalar dispatch unit which allows it to issue an integer instruction and a floating-point computation instruction simultaneously. with respect to superscalar issue, integer instructions include alu, branch, load/store, and floating-point load/ store, while floating-point computation instructions include floating-point add, subtract, combined multiply-add, converts, etc. in combination with its high throughput fully pipelined floating-point execution unit, the superscalar capability of the act5270 provides unparalleled price/performance in computationally intensive embedded applications. cpu registers like all mips isa processors, the act5270 cpu has a simple, clean user visible state consisting of 32 general purpose registers, two special purpose registers for integer multiplication and division, a program counter, and no condition code bits. pipeline for integer operations, loads, stores, and other non-floating-point operations, the act5270 uses the simple 5-stage pipeline also found in the act52xx family, r4600, r4700, and r5000. in addition to this standard pipeline, the act5270 uses an extended seven stage pipeline for floating-point operations. like the r5000, the act5270 does virtual to physical translation in parallel with cache access. integer unit as part of the act52xx family, the act5270 implements the mips iv instruction set architecture, and is therefore fully upward compatible with applications that run on processors implementing the earlier generation mips i-iii instruction sets. additionally, the act5270 includes two implementation specific instructions not found in the baseline mips iv isa but that are useful in the embedded market place. described in detail in the qed rm5270 datasheet, these instructions are integer multiply-accumulate and 3-operand integer multiply. the act5270 integer unit includes thirty-two general purpose 64-bit registers, a load/store architecture with single cycle alu operations (add, sub, logical, shift) and an autonomous multiply/ divide unit. additional register resources include: the hi/lo result registers for the two-operand integer multiply/divide operations, and the program counter(pc). register file the act5270 has thirty-two general purpose registers with register location 0 hard wired to zero. these registers are used for scalar integer operations and address calculation. the register file has two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline. alu the act5270 alu consists of the integer adder/ subtractor, the logic unit, and the shifter. the adder performs address calculations in addition to arithmetic operations, the logic unit performs all logical and zero shift data moves, and the shifter performs shifts and store alignment operations. each of these units is optimized to perform all operations in a single processor cycle. for additional detail information regarding the operation of the quantum effect design (qed) riscmark ? act5270 ? , 64-bit superscalar microprocessor see the latest qed datasheet (revision 1.1 july 1998).
aeroflex circuit technology scd5270 rev 1 12/22/98 plainview ny (516) 694-6700 3 1.840 1.880 1.700 bsc 1.700 bsc 1.840 1.880 v u t r p n m l k j h g f e d c b a 123456789101112131415161718 bottom view side view future package C "p10" C pga 179 pins (advanced) 1.131 (28.727) sq 1.109 (28.169) sq 1.009 (25.63) .9998 (25.37) 51 spaces at .0197 (51 spaces at .50) .0236 (.51) .0158 (.49) 52 1 208 156 157 105 104 53 pin 1 chamfer detail "a" 05 1.331 (33.807) 1.269 (32.233) .005 (.127) .008 (.258) .055 (1.397) ref .055 (1.397) .045 (1.143) .115 (2.921) max .960 (24.384) sq ref .130 (3.302) max .010r min .010r min .009 (.253) .007 (.178) .015 (.381) .009 (.229) .100 (2.540) .080 (2.032) package information C "f17" C cqfp 208 leads detail "a" bsc .100 .221 max .018 .050 note: pin rotation is opposite of qeds pquad due to cavity-up construction. .035 (.889) .025 (.635) units: inches (millimeters)
aeroflex circuit technology scd5270 rev 1 12/22/98 plainview ny (516) 694-6700 4 act5270 microprocessor cqfp pinouts C "f17" pin # function pin # function pin # function pin # function 1 vcc (3.3v) 53 nc 105 vcc (3.3v) 157 nc 2 nc 54 nc 106 nmi* 158 nc 3 nc 55 nc 107 extrqst* 159 nc 4 vcc (3.3v) 56 vcc (3.3v) 108 reset* 160 nc 5 vss 57 vss 109 coldreset* 161 vcc (3.3v) 6 sysad4 58 modein 110 vccok 162 vss 7 sysad36 59 rdrdy* 111 bigendian 163 sysad28 8 sysad5 60 wrrdy* 112 vcc (3.3v) 164 sysad60 9 sysad37 61 validin* 113 vss 165 sysad29 10 vcc (3.3v) 62 validout* 114 sysad16 166 sysad61 11 vss 63 release* 115 sysad48 167 vcc (3.3v) 12 sysad6 64 vccp 116 vcc (3.3v) 168 vss 13 sysad38 65 vssp 117 vss 169 sysad30 14 vcc (3.3v) 66 sysclock 118 sysad17 170 sysad62 15 vss 67 vcc (3.3v) 119 sysad49 171 vcc (3.3v) 16 sysad7 68 vss 120 sysad18 172 vss 17 sysad39 69 vcc (3.3v) 121 sysad50 173 sysad31 18 sysad8 70 vss 122 vcc (3.3v) 174 sysad63 19 sysad40 71 vcc (3.3v) 123 vss 175 sysadc2 20 vcc (3.3v) 72 vss 124 sysad19 176 sysadc6 21 vss 73 syscmd0 125 sysad51 177 vcc (3.3v) 22 sysad9 74 syscmd1 126 vcc (3.3v) 178 vss 23 sysad41 75 syscmd2 127 vss 179 sysadc3 24 vcc (3.3v) 76 syscmd3 128 sysad20 180 sysadc7 25 vss 77 vcc (3.3v) 129 sysad52 181 vcc (3.3v) 26 sysad10 78 vss 130 sysad21 182 vss 27 sysad42 79 syscmd4 131 sysad53 183 sysadc0 28 sysad11 80 syscmd5 132 vcc (3.3v) 184 sysadc4 29 sysad43 81 vcc (3.3v) 133 vss 185 vcc (3.3v) 30 vcc (3.3v) 82 vss 134 sysad22 186 vss 31 vss 83 syscmd6 135 sysad54 187 sysadc1 32 sysad12 84 syscmd7 136 vcc (3.3v) 188 sysadc5 33 sysad44 85 syscmd8 137 vss 189 sysad0 34 vcc (3.3v) 86 syscmdp 138 sysad23 190 sysad32 35 vss 87 vcc (3.3v) 139 sysad55 191 vcc (3.3v) 36 sysad13 88 vss 140 sysad24 192 vss 37 sysad45 89 vcc (3.3v) 141 sysad56 193 sysad1 38 sysad14 90 vss 142 vcc (3.3v) 194 sysad33 39 sysad46 91 vcc (3.3v) 143 vss 195 vcc (3.3v) 40 vcc (3.3v) 92 vss 144 sysad25 196 vss 41 vss 93 int0* 145 sysad57 197 sysad2 42 sysad15 94 int1* 146 vcc (3.3v) 198 sysad34 43 sysad47 95 int2* 147 vss 199 sysad3 44 vcc (3.3v) 96 int3* 148 sysad26 200 sysad35 45 vss 97 int4* 149 sysad58 201 vcc (3.3v) 46 modeclock 98 int5* 150 sysad27 202 vss 47 jtdo 99 vcc (3.3v) 151 sysad59 203 nc 48 jtdi 100 vss 152 vcc (3.3v) 204 nc 49 jtck 101 nc 153 vss 205 nc 50 jtms 102 nc 154 nc 206 nc 51 vcc (3.3v) 103 nc 155 nc 207 vcc (3.3v) 52 vss 104 nc 156 vss 208 vss
aeroflex circuit technology scd5270 rev 1 12/22/98 plainview ny (516) 694-6700 5 sample ordering information part number screening speed (mhz) package act-5270pc-133f17c commercial temperature 133 208 lead cqfp act-5270pc-150f17i industrial temperature 150 208 lead cqfp act-5270pc-200f17t military temperature 200 208 lead cqfp act-5270pc-200f17m military screened 200 208 lead cqfp aeroflex circuit technology 35 south service road plainview new york 11803 telephone: (516) 694-6700 fax: (516) 694-6715 toll free inquiries: (800) 843-1553 www.aeroflex.com/act1.htm e-mail: sales-act@aeroflex.com specifications subject to change without notice. circuit technology part number breakdown actC 5270 pc C 200 f17 m aeroflex circuit technology base processor type 133 = 133mhz 150 = 150mhz 200 = 200mhz cache style package type & size c = commercial temp, 0c to +70c i = industrial temp, -40c to +85c t = military temp, -55c to +125c m = military temp, -55c to +125c, screened * q = mil-prf-38534 compliant/smd if applicable screening * screened to the individual test methods of mil-std-883 pc = primary cache maximum pipeline freq. surface mount package f17 = 1.120" sq 208 lead cqfp f24 = 1.120" sq inverted 208 lead cqfp thru-hole package p10 = 1.86"sq pga 179 pins with shoulder (advanced)


▲Up To Search▲   

 
Price & Availability of ACT-5270PC-200F24Q

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X